Design of Very High-Frequency Multirate Switched-Capacitor Circuits

Design of Very High-Frequency Multirate Switched-Capacitor Circuits (English, Paperback, U Seng Pan Ben)

Share

Design of Very High-Frequency Multirate Switched-Capacitor Circuits  (English, Paperback, U Seng Pan Ben)

Be the first to Review this product
Special price
₹12,313
17,634
30% off
i
Available offers
  • Special PriceGet extra 30% off (price inclusive of cashback/coupon)
    T&C
  • Bank Offer5% Unlimited Cashback on Flipkart Axis Bank Credit Card
    T&C
  • Bank Offer10% instant discount on SBI Credit Card EMI Transactions, up to ₹1,500 on orders of ₹5,000 and above
    T&C
  • Bank Offer10% off up to ₹1,000 on all Axis Bank Credit Card (incl. migrated ones) EMI Txns of ₹7,490 and above
    T&C
  • Delivery
    Check
    Enter pincode
      Delivery by23 May, Friday|Free
      ?
    View Details
    Author
    Read More
    Highlights
    • Language: English
    • Binding: Paperback
    • Publisher: Springer-Verlag New York Inc.
    • Genre: Technology & Engineering
    • ISBN: 9781441938671, 1441938672
    • Pages: 228
    Seller
    AtlanticPublishers
    3.8
    • 7 Days Replacement Policy
      ?
  • See other sellers
  • Description
    Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed: -Optimum circuit architecture tradeoff analysis -Simple speed and power trade-off analysis of active elements -High-order filtering response accuracy with respect to capacitor-ratio mismatches -Time-interleaved effect with respect to gain and offset mismatch -Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding -Stage noise analysis and allocation scheme -Substrate and supply noise reduction -Gain-and offset-compensation techniques -High-bandwidth low-power amplifier design and layout -Very low timing-skew multiphase generation Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highestdynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.
    Read More
    Specifications
    Book Details
    Imprint
    • Springer-Verlag New York Inc.
    Series & Set Details
    Series Name
    • The Springer International Series in Engineering and Computer Science
    Dimensions
    Height
    • 240 mm
    Length
    • 160 mm
    Weight
    • 454 gr
    Have doubts regarding this product?
    Safe and Secure Payments.Easy returns.100% Authentic products.
    You might be interested in
    Other Self-Help Books
    Min. 50% Off
    Shop Now
    Industrial Studies Books
    Min. 50% Off
    Shop Now
    Books
    Min. 50% Off
    Shop Now
    Mathematics And Science Books
    Min. 50% Off
    Shop Now
    Back to top